Intel® Stratix® 10 FPGA – On-Die Instrumentation (ODI) Eye Scan Using the Nios® II Processor Design Example

Intel® Stratix® 10 FPGA – On-Die Instrumentation (ODI) Eye Scan Using the Nios® II Processor Design Example

714925
1/3/2019

Introduction

This design contains 64 H-Tile transceiver channels and software code to capture the eye diagram using a Nios® II processor. It was tested on an Intel® Stratix® 10 SX FPGA Development Kit.

Design Details

Device Family

Intel® Stratix® 10 FPGAs and SoC FPGAs

Quartus Edition

Intel® Quartus® Prime Pro Edition

Quartus Version

18.1.1

IP Cores (45)
IP Core IP Core Category
Stratix 10 Transceiver PHY Reset Controller Transceiver PHY
Top level generated instrumentation fabric Debug & Performance
Altera SignalTap II Agent Debug and Performance
JTAG Debug Link (internal module) ConfigurationProgramming
Avalon-ST Bytes to Packets Converter QsysInterconnect
Avalon-ST Single Clock FIFO QsysInterconnect
Avalon-ST Timing Adapter QsysInterconnect
Avalon-ST JTAG Interface QsysInterconnect
Avalon-ST Packets to Bytes Converter QsysInterconnect
Avalon-ST Handshake Clock Crosser QsysInterconnect
Memory-Mapped Multiplexer QsysInterconnect
Reset Controller QsysInterconnect
Avalon MM Debug Fabric QsysInterconnect
MM Interconnect QsysInterconnect
Avalon-ST Pipeline Stage QsysInterconnect
Avalon-MM Slave Agent QsysInterconnect
Avalon-MM Slave Translator QsysInterconnect
Memory-Mapped Demultiplexer QsysInterconnect
Memory-Mapped Router QsysInterconnect
Avalon-MM Master Agent QsysInterconnect
Memory-Mapped Traffic Limiter QsysInterconnect
Avalon-MM Master Translator QsysInterconnect
Trace ROM QsysInterconnect
Avalon Packets to Transaction Converter QsysInterconnect
Altera SDM Mbox Bridge Configuration and Programming
Altera FPGA2SDM Bridge Configuration and Programming
Altera SDM2FPGA Bridge Configuration and Programming
Altera SDM GPI Configuration and Programming
Altera SDM IRQ Configuration and Programming
Altera SDM GPO Configuration and Programming
Avalon ST Debug Fabric QsysInterconnect
Avalon-ST Demultiplexer QsysInterconnect
Avalon-ST Dual Clock FIFO QsysInterconnect
Avalon-ST Channel Adapter QsysInterconnect
Altera Management Reset Block Other
Avalon-ST Multiplexer QsysInterconnect
PIO (Parallel I/O) Other
Reset Sequencer QsysInterconnect
Interval Timer Peripherals
IRQ Mapper QsysInterconnect
JTAG UART ConfigurationProgramming
Nios II Gen2 Processor NiosII
Avalon-MM Pipeline Bridge QsysInterconnect
On-Chip Memory (RAM or ROM) OnChipMemory
altera_config_stream_endpoint Debug & Performance

Detailed Description

Prepare the design template in the Quartus Prime software GUI (version 14.1 and later)


Note: After downloading the design example, you must prepare the design template. The file you downloaded is of the form of a <project>.par file which contains a compressed version of your design files (similar to a .qar file) and metadata describing the project. The combination of this information is what constitutes a <project>.par file. In releases 16.0 or newer, you can simply double click on the <project>.par file and Quartus will launch that project.


The second means to bring up the project template is through the New Project Wizard (File -> New Project Wizard). After entering the project name and folder on the first panel, the second panel will ask you to specify an empty project or project template. Select project template. You will see a list of Design Templates projects that you have loaded prior as well as various "Baseline Pinout Designs" that contain the pinout and settings for a variety of development kits. If you don't see your design template in the list, click on the link that states install the Design Templates circled below:



Browse to the <project>.par file you downloaded, click next, followed by Finish, and your design template will be installed and displayed in the Project Navigator pane in Quartus.


Note: When a design is stored in the Design Store as a design template, it has been previously regression tested against the stated version of Quartus software. The regression ensures the design template passes analysis/synthesis/fitting/assembly steps in the Quartus design flow.



Prepare the design template in the Quartus Prime software command-line


At the command-line, type the following command:

quartus_sh --platform_install -package <project directory>/<project>.par


Once the process completes, then type:

quartus_sh --platform -name <project>



Note:

* ACDS Version: 18.1.1 Pro


Design Details

Device Family

Intel® Stratix® 10 FPGAs and SoC FPGAs

Quartus Edition

Intel® Quartus® Prime Pro Edition

Quartus Version

18.1.1